RTC clock synchronization buffer driver delay chip
TI (Texas Instruments)
Fabricants
TI (Texas Instruments)
Fabricants
MICROCHIP (US Microchip)
Fabricants
CYPRESS (Cypress)
Fabricants
MICROCHIP (US Microchip)
Fabricants
onsemi (Ansemi)
Fabricants
The MC100LVEP111 is a low-skew 2:1:10 differential driver for clock distribution, accepting two clock sources into one input multiplexer. The PECL input signal can be differential or single-ended (if using the VBB output). The LVEP111 can use HSTL inputs when operating under PECL conditions. The LVEP111 is designed to guarantee low output-to-output skew. Optimized design, layout, and handling minimize skew within and between devices. To ensure the tightest skew, both sides of the differential output are equally terminated to 50Ω, even if only one side is used. If not all ten pairs are used, all output pairs are similarly terminated to the same package side, whether used or not. If no outputs are used on one side, leave these outputs open circuited (unterminated). This keeps output skew to a minimum. Failure to do so will result in a 10-20 ps skew margin loss (propagation delay) in the output being used.
Description
RENESAS (Renesas)/IDT
Fabricants
RENESAS (Renesas)/IDT
Fabricants
TI (Texas Instruments)
Fabricants
ADI (Adeno)/MAXIM (Maxim)
Fabricants
ADI (Adeno)/MAXIM (Maxim)
Fabricants
ADI (Adeno)/MAXIM (Maxim)
Fabricants