RTC clock synchronization buffer driver delay chip

Numéro d'article
SKYWORKS
Fabricants
Description
58926 PCS
En stock
Numéro d'article
SKYWORKS
Fabricants
Description
98768 PCS
En stock
Numéro d'article
SKYWORKS
Fabricants
Description
54451 PCS
En stock
Numéro d'article
SKYWORKS
Fabricants
Description
69159 PCS
En stock
Numéro d'article
SKYWORKS
Fabricants
Description
50164 PCS
En stock
Numéro d'article
SKYWORKS
Fabricants
Description
81231 PCS
En stock
Numéro d'article
SKYWORKS
Fabricants
Description
51081 PCS
En stock
Numéro d'article
SKYWORKS
Fabricants
Description
71477 PCS
En stock
Numéro d'article
SKYWORKS
Fabricants
Description
66952 PCS
En stock
Numéro d'article
SKYWORKS
Fabricants
Description
51968 PCS
En stock
Numéro d'article
SKYWORKS
Fabricants
Description
92841 PCS
En stock
Numéro d'article
SKYWORKS
Fabricants
Description
58160 PCS
En stock
Numéro d'article
TI (Texas Instruments)
Fabricants
Description
67138 PCS
En stock
Numéro d'article
TI (Texas Instruments)
Fabricants
Description
89820 PCS
En stock
Numéro d'article
ADI (Adeno)/MAXIM (Maxim)
Fabricants
Description
89986 PCS
En stock
Numéro d'article
MICROCHIP (US Microchip)
Fabricants
Description
99585 PCS
En stock
Numéro d'article
onsemi (Ansemi)
Fabricants
The NB3V8312C is a high-performance, low-skew LVCMOS fan-out buffer that distributes 12 ultra-low-jitter clocks based on LVCMOS/LVTTL inputs up to 250 MHz. Twelve LVCMOS output pins drive 50Ω series or parallel terminated transmission lines. These outputs can also be disabled as high impedance (tri-state) via the OE input, or enabled when high. NB3V8312C provides an enable input, CLK_EN pin, which simultaneously enables the clock output, or disables it in a low state. Because this input is internally synchronized to the input clock and only changes when the input is low, there is no output glitch or runt pulse generation. Separate VDD core and VDDO output supplies allow the output buffer to operate at a supply voltage equal to VDD (VDD = VDDO) or lower. Dual-supply operation enables lower power consumption and output level compatibility compared to single-supply operation. The VDD core supply voltage can be set to 3.3 V, 2.5 V, or 1.8 V, and the VDDO output supply voltage can be set to 3.3 V, 2.5 V, or 1.8 V, but there is a constraint that VDD >/= VDDO.
Description
62074 PCS
En stock
Numéro d'article
RENESAS (Renesas)/IDT
Fabricants
Description
56124 PCS
En stock
Numéro d'article
SILICON LABS
Fabricants
Description
87761 PCS
En stock
Numéro d'article
TI (Texas Instruments)
Fabricants
Description
76864 PCS
En stock